- Independent Read/Write Addressing Permits Simultaneous Reading and Writing
- Organized as Eight Words of Two Bits Each
- Fast Access Times:

From Read Enable . . . 15 ns Typical From Read Select . . . 33 ns Typical

- 3-State Outputs Simplify Use in Bus-Organized Systems
- Applications:

Stacked Data Registers
Scratch-Pad Memory
Buffer Storage Between Processors
Fast Multiplication Schemes

#### description

The SN74172, containing the equivalent of 201 gates on a monolithic chip, is a high-performance 16-bit register file organized as eight words of two bits each.

Multiple address decoding circuitry is used so that the read and write operation can be performed independently on two word locations. This provides a true simultaneous read/write capability. Basically, the file consists of two distenct sections (see Figure 1).

Section 1 permits the writing of data into any two-bit word location while reading two bits of data from another location simultaneously. To provide this flexibility, independent decoding is incorporated.

Section 2 of the register file is similar to section 1 with the exception that common read/write address circuitry is employed. This means that section 2 can be utilized in one of three modes:

- 1) Writing new data into two bits
- 2) Reading from two bits
- 3) Writing into and simultaneously reading from the same two bits.

Regardless of the mode, the operation of section 2 is entirely independent of section 1.



#### schematics of inputs and outputs



# logic symbol†



<sup>†</sup>This symbol is in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12.



# 16-BIT MULTIPLE-PORT REGISTER FILE WITH 3-STATE OUTPUTS

# description (continued)

The three-state outputs of this register file permit connection of up to 129 compatible outputs and one Series 54/74 high-logic-level load to a common system bus. The outputs are controlled by the read-enable circuitry so that they operate as standard TTL totem-pole outputs when the appropriate read-enable input is low or they are placed in a high-impedance state when the associated read-enable input is at a high logic level. To minimize the possibility that two outputs from separate register files will attempt to take a common bus to opposite logic levels, the read-enable circuitry is designed such that disable times are shorter than enable times.

All inputs are buffered to lower the drive requirements of the clock, read/write address, and write-enable inputs to one normalized Series 54/74 load, and of all other inputs to one-half of one normalized Series 54/74 load.

Functions of the inputs and outputs of the SN74172 are as shown in the following table.

| FUNCTION      | FUNCTION SECTION 1                                                           |                                   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
|---------------|------------------------------------------------------------------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Write Address | 1W0, 1W1, 1W2                                                                | 2W/R0, 2W/R1, 2W/R2               | Binary write address selects one of eight two-bit word locations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |
| Write Enable  | 1 <del>GW</del>                                                              | 2 <del>GW</del>                   | When low, permits the writing of new data into the selected word location on a positive transition of the clock input.                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
| Data Inputs   | Data Inputs 1DA, 1DB 2DA, 2  Read Address 1R0, 1R1, 1R2 Commor write address |                                   | Data at these inputs is entered on a positive transition of the clock input into the location selected by the write address inputs if the write enable input is low. Since the two sections are independent, it is possible for both write functions to be activated with both write addresses selecting the same word location. If this occurs and the information at the data inputs is not the same for both sections (i.e., $1DA \neq 2DA$ and/or $1DB \neq 2DB$ ) the low-level data will predominate in each bit and be stored. |  |  |  |  |  |  |  |
| Read Address  |                                                                              |                                   | Binary write address selects one of eight two-bit word locations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |
| Read Enable   | 1GR                                                                          | 2GR                               | When read enable is low, the outputs assume the levels of the data stored in the location selected by read address inputs. When read enable is high, the                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |
| Data Outputs  | 1Q <sub>A</sub> , 1Q <sub>B</sub>                                            | 20 <sub>A</sub> , 20 <sub>B</sub> | associated outputs remain in the high-impedance state and neither significantly load nor drive the lines to which they are connected.                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| Clock         |                                                                              | ск                                | The positive-going transition of the clock input will enter new data into the addressed location if the write enable input is low. The clock is common to both sections.                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |



FIGURE 1

# 16-BIT MULTIPLE-PORT REGISTER FILE WITH 3-STATE OUTPUTS

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage (see Note 1)          |  |  |  |  |  |  |  |  |  |  |   |   |  |    |     |     |      | 7 V   |
|--------------------------------------|--|--|--|--|--|--|--|--|--|--|---|---|--|----|-----|-----|------|-------|
| Input voltage                        |  |  |  |  |  |  |  |  |  |  |   | - |  |    |     |     |      | 5.5 V |
| Output voltage (see Note 2)          |  |  |  |  |  |  |  |  |  |  |   |   |  |    |     |     |      | 5.5 V |
| Operating free-air temperature range |  |  |  |  |  |  |  |  |  |  |   |   |  |    | (   | )°C | ) to | 70°C  |
| Storage temperature                  |  |  |  |  |  |  |  |  |  |  | _ |   |  | -6 | 35° | c.  | to   | 150°C |

NOTES: 1. Voltage values are with respect to network ground terminal.

# recommended operating conditions

|                                                                                                    |                 | MIN          | NOM | MAX  | UNIT |
|----------------------------------------------------------------------------------------------------|-----------------|--------------|-----|------|------|
| Supply voltage, V <sub>CC</sub>                                                                    |                 | 4.75         | 5   | 5.25 | V    |
| High-level output current, IOH                                                                     |                 |              |     | -5.2 | mΑ   |
| Low-level output current, IOL                                                                      |                 |              |     | 16   | mA   |
| Clock frequency, f <sub>clock</sub>                                                                |                 | 0            |     | 20   | MHz  |
| Width of clock pulse, tw(clock)                                                                    |                 | 25           |     |      | ns   |
| Setup time, t <sub>SU</sub> (see Figure 1)                                                         | Write select    | tw(clock)+10 |     |      |      |
|                                                                                                    | High-level data | 30           |     |      | ]    |
|                                                                                                    | Low-level data  | 45           |     |      | ns   |
|                                                                                                    | Write enable    | 35           |     |      | 1    |
| Haldaine a fee Fin and                                                                             | Write select    | 0            |     |      |      |
| Hold time, th(see Figure 1)                                                                        | Write enable    | 0            |     |      | ns   |
| High-level output current, IOH  Low-level output current, IOL  Clock frequency, f <sub>clock</sub> | High-level data | 0            |     |      |      |
|                                                                                                    | Low-level data  | 0            |     |      | ns   |
| Operating free-air temperature, TA                                                                 | •               | 0            |     | 70   | °C   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                            |                                            | TEST                                               | CONDITIONS <sup>†</sup>                             | MIN    | TYP‡ | MAX  | UNIT     |
|-----------------|--------------------------------------|--------------------------------------------|----------------------------------------------------|-----------------------------------------------------|--------|------|------|----------|
| VIH             | High-level input voltage             |                                            |                                                    |                                                     | 2      |      |      | V        |
| VIL             | Low-level input voltage              |                                            |                                                    |                                                     |        |      | 8.0  | V        |
| VIK             | Input clamp voltage                  |                                            | VCC = MIN.                                         | I <sub>I</sub> = -12 mA                             | $\top$ |      | -1.5 | V        |
| Voн             | High-level output voltage            |                                            | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>I <sub>OH</sub> = -5.2 mA | 2.4    | 3    |      | V        |
| VOL             | Low-level output voltage             |                                            | V <sub>CC</sub> = MIN.<br>V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>I <sub>OL</sub> = 16 mA   |        | 0.2  | 0.4  | <b>v</b> |
|                 | Off (high important)                 |                                            | VCC = MAX.                                         | Vo = 2.4 V                                          |        |      | 40   |          |
| O(off)          | Off-state (high-impedance state) our | tput current                               | VCC = MAX,                                         | V <sub>O</sub> = 0.4 V                              |        |      | -40  | μА       |
| T <sub>F</sub>  | Input current at maximum input vo    | Itage                                      | VCC = MAX,                                         | V <sub>I</sub> = 5.5 V                              |        |      | 1    | mΑ       |
| ΊΗ              | High-level input current             |                                            | VCC = MAX,                                         | V <sub>I</sub> = 2.4 V                              | 1      |      | 40   | μА       |
| III.            | Low-level input current              | 2W/R0, 2W/R1, 2W/R2,<br>1GW, 2GW, or clock | VCC = MAX,                                         | V <sub>I</sub> = 0.4 V                              |        |      | -1.6 | mA       |
| _               |                                      | Any other input                            | 1                                                  | •                                                   |        |      | -0.8 |          |
| los             | Short-circuit output current \$      |                                            | V <sub>CC</sub> = MAX                              |                                                     | -18    |      | -55  | mΑ       |
| <sup>1</sup> CC | Supply current                       |                                            | VCC = MAX,<br>Outputs open                         | All inputs at 4.5 V,                                |        | 112  | 170  | mΑ       |

 $<sup>^\</sup>dagger$  For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>2.</sup> This is the maximum voltage which should be applied to any output when it is in the high-impedance state,

<sup>‡</sup>All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.

 $<sup>\</sup>S$  Not more than one output should be shorted at a time.

# switching characteristics, VCC = 5 V, TA = 25°C, RL = 400 $\Omega$

|                  | PARAMETER                                                         | TEST CONDITIONS         | MIN | TYP | MAX | UNIT     |
|------------------|-------------------------------------------------------------------|-------------------------|-----|-----|-----|----------|
| f <sub>max</sub> | Maximum clock frequency                                           |                         | 20  |     |     | MHz      |
| t <sub>PLH</sub> | Propagation delay time, low-to-high-level output from read select |                         |     | 33  | 45  |          |
| tPH L            | Propagation delay time, high-to-low-level output from read select |                         |     | 30  | 45  | ns       |
| tPLH             | Propagation delay time, low-to-high-level output from clock       | C <sub>L</sub> = 50 pF, |     | 35  | 50  | <u> </u> |
| tPHL             | Propagation delay time, high-to-low-level output from clock       | See Figure 2            |     | 35  | 50  | ns       |
| <sup>t</sup> PZH | Output enable time to high level                                  |                         |     | 14  | 30  | <u> </u> |
| <sup>t</sup> PZL | Output enable time to low level                                   |                         |     | 16  | 30  | ns       |
| tPHZ             | Output disable time from high level                               | C <sub>L</sub> = 5 ρF,  |     | 6   | 20  |          |
| <sup>t</sup> PLZ | Output disable time from low level                                | See Figure 2            |     | 11  | 20  | ПŞ       |

# PARAMETER MEASUREMENT INFORMATION



SWITCHING TIMES FROM CLOCK INPUT

VOLTAGE WAVEFORMS FIGURE 2

# PARAMETER MEASUREMENT INFORMATION



#### **ENABLE AND DISABLE TIMES FROM READ ENABLE**

NOTES: A. Input waveforms are supplied by pulse generators having the following characteristics:  $t_r \leqslant 7$  ns,  $t_f \leqslant$  ns, PRR = 1 MHz,  $Z_{DUt} \approx 50~\Omega$ .

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled. Waveform 2 is for an output with internal conditions such that the output is high except when disabled.
- C. Write select setup time, as specified, will protect data written into previous address.
- D. Load circuit is shown on page

VOLTAGE WAVEFORMS FIGURE 2 (continued)

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated